## Assignment 4

All problems are due in the dropbox on mycourses by Thursday 05/03/12 @ 10pm.

## 1) Problem 4.9

## b. Assume MVL = 64:

```
$/L, 44 |
          1i
                                     # perform the first 44 ops
          1i
                      $r1,0
                                     # initialize index
   loop: ly
                                     # load a re-
                      $v1,a Ye+$v1
                      $v3.b Ye+$Y1
                                     # load b re
          l۳.
                      $45,$71,$43
          mulyyysi
                                     # a+re~b re
                      $02,a_im+$01
                                     # load a im
          l۳.
          12
                      $04,b_im+$01_
                                     # load b im
                      $46,$72,$44
                                     # a+im™b im
          mulyvusi
                      $45,$45,$46
          subvyus:
                                     # a+re~b re - a+im~b im
                      $v5,cne+$r1
          SΥ
                                     # store cire
                      $45,$71,$44
                                     #a+re™b im
          mulyyysi
                      $46,$42,$43
                                     # a+im~b re
          mulyyysi
          addyyus:
                      $45,$45,$46
                                     # a+re™b im + a+im™b re
                      $⊬5,c im+$r1
                                     # store c im
          SY.
          bne
                      $r1,0,else
                                     # check if first iteration
                      $r1,$r1,#44
                                     # first iteration,
          addi
                                     increment by 44
          j loop
                                     # quaranteed next iteration
                      $r1,$r1,#256
   else: addi:
                                     # not first iteration,
                                     increment by 256
                      $r1,1200,loop # next iteration?
   skip: blt.
Ċ.
   1.
          mulyvusi
                      ly.
                               # a me m b me (assume almeady)
                               # loaded), load a im-
   2.
          ly.
                      mulrr.s # load b im, a im™b im
                               # subtract and store core
   3.
          Subyyus
                      SY.
   4.
                               # a rewb im, load next a re rector
          ואיאושש
                      ly.
                                # a immb re, load next b re rector
   ۶. ا
          mulyyys
                      l۲
                               # add and store c im
   6...
          addyy.s.
                      SY.
   6 chimes
```

```
      1. mulry.s
      # a_re*b_re

      2. mulry.s
      # a_im*b_im

      3. subry.s
      $ subtract and store c_re

      4. mulry.s
      # a_re*b_im

      5. mulry.s
      ly

      6. addry.s
      sy

      1y
      ly

      # add, store c im, load next b re,a im,b im
```

Same cycles per result as in part c. Adding additional loads tore unit did not improve performance.

Solve 4.9 a (5p) and d (5p).

- 2) Solve 4.13 a (5p) and b (10p).
- 3) Solve 4.14 a (5p), b (5p), and c (5p).
- 4) (10p) Read the paper posted on mycourses, and submit a ~500 words or less (~<1page) summary. Address the following:
  - a. What is the paper talking about
  - b. What did you find out new that you didn't know before
  - c. What you agree and/or disagree
- 5) Project 4 (40p):
  - a. This project assumes that you have a working CPU, with the specifications of the first three iterations of the project. If your current CPU does not meet all previous specifications, try to fix them and report them in this iteration of the project. <a href="Save your current processor version for future use!">Save your current processor version for future use!</a>
  - b. Keep your instruction memory as is. Change your data memory to a hierarchical organization, i.e. a data cache and data memory. The cache will have the following characteristics:
    - i. DCache\_Size = 32 Bytes. DM\_Size = 256 Bytes.
    - ii. The DCache is 2-way set associative.
    - iii. There are 4 Bytes/Block. Hence a total of 256/4=64 blocks in DM.
    - iv. Therefore, the DCache can store 8 blocks, or 4 groups of two blocks each (in the cache).
    - v. If there are 4 groups of blocks, there will be 64/4=16 blocks/group in DM.
    - vi. The 8-bit address is divided as follows:
      - 1. A7 | A6 = Group ID

- 2.  $A5 \rightarrow A2 = Block ID$
- 3. A1 A0 = Bytes within the block
- vii. Block replacement strategy: replace not last used block (1-bit).
- viii. Read hit 1 clock cycle.
- ix. Write hit your choice, i.e. either write-through or write-back.
- x. Read miss bring block into cache first, and then provide required byte; transfer
   1 byte/cycle → 4 cycles/block; this accounts for the real latency and burst combination.
- xi. Write miss same as on a read miss.
- c. You will need to design a Data-Cache-Memory Controller, separate from your current CPU. On a miss, either read or write, the pipeline will be stalled until the requested location (byte) is available for access in the cache. Thus, your current processor should not require any modifications, except for the stall mechanism in the case of a miss.
- d. Below is a block diagram example of the necessary hardware:



Copyright © 2004 Pearson Prentice Hall, Inc.

- e. Assume the following array of 16 elements (all values are in decimal: 1, 2, 3, 5, 7, 11, 13, 17, 19, 23, 29, 31, 37, 41, 43, 47; these are the first 16 prime numbers.
  - i. Convert the following code to assembly:

for (i=16; i>0; i=i-1)  

$$x[i] = x[i] * 53;$$
  
for (i=16; i>0; i=i-1)  
 $x[i] = 53 / x[i];$ 

- ii. Assemble the code, run and confirm that your processor is working properly. You don't need to collect any performance information at this time.
- f. Along with the relevant design files, submit a report in which you describe your design choices and operation of your hierarchical data memory.